インテルのみ表示可能 — GUID: rbu1515748419768
Ixiasoft
3.3.1. Project Creation
3.3.2. Design Entry
3.3.3. IP Status
3.3.4. Design Constraints
3.3.5. Synthesis
3.3.6. Design Implementation
3.3.7. Finalize Pinout
3.3.8. Viewing and Editing Design Placement
3.3.9. Static Timing Analysis
3.3.10. Generation of Device Programming Files
3.3.11. Power Analysis
3.3.12. Simulation
3.3.13. Hardware Verification
3.3.14. View Netlist
3.3.15. Design Optimization
3.3.16. Techniques to Improve Productivity
3.3.17. Cross-Probing in the インテル® Quartus® Primeプロ・エディション Software
4.2.1.2.1. Memory Mode
4.2.1.2.2. Clocking Mode
4.2.1.2.3. Write and Read Operation Triggering
4.2.1.2.4. Read-During-Write Operation at the Same Address
4.2.1.2.5. Error Correction Code (ECC)
4.2.1.2.6. Byte Enable
4.2.1.2.7. Address Clock Enable
4.2.1.2.8. Parity Bit Support
4.2.1.2.9. Memory Initialization
4.2.1.2.10. Output Synchronous Set/Reset
インテルのみ表示可能 — GUID: rbu1515748419768
Ixiasoft
4.3.2.2. PACKAGE_PIN
Equivalent to the PACKAGE_PIN constraint in the Xilinx* Vivado* software, PIN_<pin number> is the pin location constraint assignment that the インテル® Quartus® Primeプロ・エディション uses.
The following example shows how to set the location for a clock pin on the device.
Example of XDC Command:
# Assign location for the clock pin set_property PACKAGE_PIN B26 [get_ports clock]
Equivalent QSF Command:
# Assign location for the clock pin set_location_assignment PIN_AU33 -to clock